:STATus:LTESt:EVENt?
Instrument:
N1010A
N1000A
DCA-M
Meas. mode:
Scope
Eye
Jitter
TDR
Flex Apps:
FlexDCA
FlexRT
Query Syntax
:STATus:LTESt:EVENt?
Description
Reads the limit test event register to determine the status of individual status bits. The decimal-weighted value of the register is returned. The only bit used is bit 0 (COMP), which indicated if a limit test has completed. Reporting of event register bits in the status register system is controlled by the mask loaded into the enable register. All true event bits, that are enabled, are logically AND'ed, which results in setting true bit 8 (LTEST) of the Operation Status Register. Use the :LTESt
subsystem to configure a limit test. The limit test event register is used only when a measurement limit test completes.
Register | Read | Write | Command |
---|---|---|---|
Event | ♦ | :STATus:LTESt:EVENt? | |
Enable (mask) | ♦ | ♦ | :STATus:LTESt:ENABle |
Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
---|---|---|---|---|---|---|---|---|
Bit Weight |
128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 |
Event Register |
— | — | — | — | — | — | — | COMP |
Enable Register |
||||||||
Sets |
![]() |
Bit Definitions
- COMP
- A true indicates that a limit test has completed.